Setting Analysis Options and Timing Budget for Power-Aware Parallel Bus

May 26, 2023

For an accurate analysis of DDR4, it is very important to incorporate the Power Delivery Network into the simulation and analyze the effect of noise due to switching of the parallel bus signal groups. Part 4 of 5 in this video series will teach you how to:

  • Setup timing budget parameters
  • Configure Simulation Analysis options
  • Configure On die package parasitics for the controller and Memory

Follow along with these demo files: https://www.ema-eda.com/wp-content/uploads/2023/05/2023PAPBS_Part4.zip

Previous Video
Circuit Simulation and Analysis of a Power-Aware Parallel Bus
Circuit Simulation and Analysis of a Power-Aware Parallel Bus

Learn how to perform power-aware signal integrity analysis for DDR4, analyze the simulation results and gen...

Next Video
Modeling and Simulating a Power-Aware Parallel Bus System: Part 2
Modeling and Simulating a Power-Aware Parallel Bus System: Part 2

Learn how to configure the topology for a DDR device to analyze noise due to switching with Sigrity.